DocumentCode :
1672457
Title :
Self-Compensating Power Supply Circuit for Low Voltage SOI
Author :
Okamura, Leona ; Morishita, Fukashi ; Dosaka, Katsumi ; Arimoto, Kazutami ; Yoshihara, Tsutomu
Author_Institution :
Waseda Univ., Fukuoka
fYear :
2007
Firstpage :
1039
Lastpage :
1043
Abstract :
SOI device is promised to be a mobile and wireless network applications as it has better potential of high speed, low operating voltage and Q-factor. Gate Body directly connected SOI MOSFET suppresses Sees historical effects and is promised technologies that let the logic circuitry work in ultra low voltage. Compared to Bulk-Si MOSFET, GBSOI can reduce its power supply voltage by 30%, its current by 26% and its power dissipation by 47%. However sub-Gbps level clocking circuits with ultra low voltage require the smaller PVT (process, voltage and temperature) variation. This paper presents an architecture to stabilize SOI logic circuitry against PVT variation especially under ultra low power supply voltage. Deviation of gate delay caused by PVT variation is reduced to 1.6%, while 40% with Bulk-Si. This system realizes the cell libraries whose gate delay is constant despite PVT variation. They greatly help designing circuitry especially under ultra low voltage.
Keywords :
MOS integrated circuits; Q-factor; low-power electronics; power supply circuits; silicon-on-insulator; PVT variation; Q-factor; gate delay; logic circuitry; low voltage SOI MOSFET device; mobile wireless network application; self-compensating power supply circuit; Delay; Logic circuits; Logic devices; Low voltage; MOSFET circuits; Power MOSFET; Power dissipation; Power supplies; Q factor; Wireless networks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Circuits and Systems, 2007. ICCCAS 2007. International Conference on
Conference_Location :
Kokura
Print_ISBN :
978-1-4244-1473-4
Type :
conf
DOI :
10.1109/ICCCAS.2007.4348224
Filename :
4348224
Link To Document :
بازگشت