DocumentCode :
1672460
Title :
A real-time window-based image processing architecture using a mapping table
Author :
Seok, Min-Shik ; Song, Il-Seuk ; Jin, Seunghun ; Jeon, Jae Wook
Author_Institution :
Dept. of Embedded Software Eng., Sungkyunkwan Univ., Suwon, South Korea
fYear :
2010
Firstpage :
1678
Lastpage :
1681
Abstract :
This paper proposes a window-based image processing architecture that minimizes data activities. This architecture has a mapping structure between the line buffer and the window buffer. Each buffer handler writes or reads pixel data in one direction. This feature allows the designer to use a FIFO memory, as well as dual port random memory in the proposed architecture. Thus, the designer can select buffer types as per design efforts. We use this architecture to implement a dynamic threshold circuit. In order to meet time constrains, the output is processed by the pipeline method to meet time constraints. The pipeline method incurs output latency. The Sync Generator module is added to the implemented circuit to synchronize processed image information. Experiments show the logic quality of the circuit implemented circuit using the proposed architecture.
Keywords :
image processing; FIFO memory; dual port random memory; dynamic threshold circuit; line buffer; mapping table; pipeline method; real-time window-based image processing architecture; sync generator module; window buffer; Arrays; Image processing; Pipelines; Pixel; Random access memory; Synchronization; Buffer Mapping; Dynamic Threshold; Hardware Design; Window Image Processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Control Automation and Systems (ICCAS), 2010 International Conference on
Conference_Location :
Gyeonggi-do
Print_ISBN :
978-1-4244-7453-0
Electronic_ISBN :
978-89-93215-02-1
Type :
conf
Filename :
5669763
Link To Document :
بازگشت