Title :
High-Speed Continuous Time Digitizer Using a Two-Level Multiphase Sampling Technique
Author :
Hwang, Chorng-Sii ; Sung, Chih-Wei ; Tsao, Hen-Wai
Author_Institution :
Nat. Yunlin Univ. of Sci. & Technol., Yunlin
Abstract :
In this paper, the new architecture of a high-speed continuous time digitizer has been proposed. With the aid of a two-level multiphase sampling technique, the time digitizer can use only 16 delay cells and DFFs to perform the flash-type conversion of 64-stage interpolation. The time digitizer can obtain 78 ps resolution with a reference frequency running at 200 MHz. The continuous input clock frequency can be up to 250 MHz. The layout area occupies 1.08 mm2. A novel clock multiplier is also introduced to provide multiphase generation with frequency output range within 640 MHz ~1.8 GHz.
Keywords :
analogue-digital conversion; real-time systems; DFF; continuous input clock frequency; delay cells; frequency 200 MHz; high-speed continuous time digitizer; time 78 ps; two-level multiphase sampling technique; Circuits; Clocks; Delay effects; Frequency; Jitter; Performance evaluation; Sampling methods; Signal resolution; Time measurement; Timing;
Conference_Titel :
Communications, Circuits and Systems, 2007. ICCCAS 2007. International Conference on
Conference_Location :
Kokura
Print_ISBN :
978-1-4244-1473-4
DOI :
10.1109/ICCCAS.2007.4348229