DocumentCode :
1673018
Title :
A Novel Incremental Floorplan Algorithm for Duplication in Integration of High-level Synthesis and Floorplan
Author :
Dai, Hui ; Bian, Jinian ; Zhou, Qiang ; Liu, Zhipeng
Author_Institution :
Tsinghua Univ., Beijing
fYear :
2007
Firstpage :
1163
Lastpage :
1167
Abstract :
With VLSI advancing into deep submicron technology stage, interconnection delay has been the dominated aspect of timing issues. In this paper, we contrive a duplication method in high-level synthesis for interconnect delay optimization and present a new incremental floorplan algorithm integrating high-level synthesis with floorplan for exerting those duplication schemes. The new algorithm has been proved by experiments significantly decreasing the total wirelength and the critical path wirelength over the initial results with a linear time complexity. At the same time, the area has increased slightly and the area usage is even improved.
Keywords :
VLSI; circuit optimisation; delays; high level synthesis; integrated circuit interconnections; integrated circuit layout; VLSI; deep submicron technology stage; duplication method; high-level synthesis; incremental floorplan algorithm; interconnect delay optimization; linear time complexity; timing issues; Algorithm design and analysis; Computer science; Delay effects; Design optimization; High level synthesis; Integrated circuit interconnections; Logic design; Merging; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Circuits and Systems, 2007. ICCCAS 2007. International Conference on
Conference_Location :
Kokura
Print_ISBN :
978-1-4244-1473-4
Type :
conf
DOI :
10.1109/ICCCAS.2007.4348253
Filename :
4348253
Link To Document :
بازگشت