Title :
C2-DLM: Cache coherence aware dual link mesh for on-chip interconnect
Author :
Yadav, Sonal ; Laxmi, V. ; Gaur, M.S. ; Bhargava, Megha
Author_Institution :
MNIT, Jaipur, India
Abstract :
Throughput-sensitive server workloads are expected to handle voluminous independent and concurrent transactions that require careful designing of an on chip interconnect. State of the art applications take in a very high and even unbounded working sets with concurrent data. It demands for suitable architectural changes for on chip interconnect to maintain the performance of concurrent applications. In this paper, we have proposed a novel dual link mesh on chip interconnect to classify cache traffic for cache coherence MESI directory protocol.
Keywords :
integrated circuit design; integrated circuit interconnections; cache coherence MESI directory protocol; cache coherence aware dual link mesh; cache traffic; on-chip interconnect; throughput-sensitive server workloads; Coherence; Computational modeling; Ports (Computers); Protocols; Routing; Servers; System-on-chip; Cache Coherence; Dual Link Mesh; Gem5; PAR-SEC Benchmark;
Conference_Titel :
VLSI Design and Test (VDAT), 2015 19th International Symposium on
Conference_Location :
Ahmedabad
Print_ISBN :
978-1-4799-1742-6
DOI :
10.1109/ISVDAT.2015.7208068