DocumentCode :
1673624
Title :
Power aware cache miss reduction by energy efficient victim retention
Author :
Chakraborty, Shounak ; Das, Shirshendu ; Kapoor, Hemangee K.
Author_Institution :
Dept. of Comput. Sci. & Eng., IIT Guwahati, Guwahati, India
fYear :
2015
Firstpage :
1
Lastpage :
6
Abstract :
Most of the chip-multiprocessors share a large sized last level cache(LLC) which is divided into multiple banks in NUCA based architectures. Recent study on LLC power consumption indicates that, LLC consumes principal amount of chip power. The LLC power consumption can be divided into two major parts: dynamic power and static power. Techniques have been proposed to reduce static power by powering off some less utilized cache portions. But, powering off some cache portion can degrade the system performance. In this paper, we reduce the cache power consumption by shutting down some cache ways of less utilized cache sets and then apply victim retention(VR) technique in the remaining portion to reduce cache misses. Experimental analysis shows 35% reduction in static power and 11.31% reduction in EDP, on an average for a 2MB LLC with negligible change in performance.
Keywords :
cache storage; power aware computing; LLC power consumption; NUCA based architectures; VR technique; cache power consumption reduction; chip-multiprocessors; dynamic power; energy efficient victim retention; last level cache; power aware cache miss reduction; static power; Benchmark testing; Degradation; Energy consumption; Power demand; Program processors; System performance; System-on-chip; CMP-VR; Cache memory; EDP; cache miss; leakage power; way-shutdown;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design and Test (VDAT), 2015 19th International Symposium on
Conference_Location :
Ahmedabad
Print_ISBN :
978-1-4799-1742-6
Type :
conf
DOI :
10.1109/ISVDAT.2015.7208078
Filename :
7208078
Link To Document :
بازگشت