Title :
Implementation of input data buffering and scheduling methodology for 8 parallel MDC FFT
Author :
Locharla, Govinda Rao ; Kumar, K. Sudeendra ; Mahapatra, K.K. ; Ari, Samit
Author_Institution :
Dept. of Electron. & Commun. Eng., Nat. Inst. of Technol., Rourkela, India
Abstract :
The MIMO-OFDM improves the link budget, simplifies the receiver and decreases the peak to average power ratio (PAPR) of a transmitting terminal. It includes multiple antennas for transmission and reception. The buffering and scheduling methodology of the data arrived from multiple antennas is very critical in reducing memory size and power consumption. This paper presents the Data Buffering, Scheduling methodology and their implementation for an eight parallel variable length Multipath Delay Commutator (MDC) FFT processor suitable for IEEE 802.11ac compliant MIMO-OFDM systems. It starts with a mathematical model for an 8 parallel variable length MDC FFT to understand the requirement of input buffer. Input buffer is required to park eight streams of the samples received serially at baseband processor and to schedule the ordered data onto eight channels such that the multimode FFT processing can be done efficiently and correctly. Proposed buffer can handle the data in four different orders for FFT core while operating in 512/256/128/64 point mode respectively. Proposed design consists of register banks, which can simplify the routing and save power. Also, this design is free from address conflict that may occur with SDRAM. The design is synthesized using TSMC 65nm library. The area and dynamic power results are presented for the implementation.
Keywords :
MIMO communication; OFDM modulation; antenna arrays; data communication; fast Fourier transforms; multipath channels; radio receivers; radio reception; telecommunication scheduling; transmitting antennas; wireless LAN; IEEE 802.11ac compliant MIMO-OFDM system; SDRAM; TSMC library; input data buffering method; input data scheduling method; memory size reduction; multiple input multiple output system; orthogonal frequency division multiplexing modulation; parallel MDC fast Fourier transform; parallel variable length multipath delay commutator FFT processor; peak to average power ratio; power consumption reduction; radio receiver; reception multiple antennas; transmission multiple antennas; transmitting terminal PAPR reduction; Clocks; MIMO; Mathematical model; OFDM; Processor scheduling; Registers; Scheduling; FFT; IEEE 802.11ac; MDC; MIMO; OFDM;
Conference_Titel :
VLSI Design and Test (VDAT), 2015 19th International Symposium on
Conference_Location :
Ahmedabad
Print_ISBN :
978-1-4799-1742-6
DOI :
10.1109/ISVDAT.2015.7208107