DocumentCode :
1675357
Title :
Particle swarm optimization approach for low temperature BIST
Author :
Dutta, Arpita ; Chattopadhyay, Santanu
Author_Institution :
Dept. of Electron. & Electr. Commun., Indian Inst. of Technol. Kharagpur, Kharagpur, India
fYear :
2015
Firstpage :
1
Lastpage :
6
Abstract :
Temperature of a block (a region in the chip) depends on both heat generation (caused by power consumption) and heat dissipation among neighbors. Power aware test solutions targeting low power consumption during testing, may not produce an acceptable thermal aware solution. In this paper, a particle swarm optimization (PSO) based test pattern generation strategy has been proposed for BIST environment such that the peak temperature of the circuit during testing gets minimized. Experimental results of our proposed approach on ISCAS´89 and ITC´99 benchmark circuits show a significant reduction in peak temperature and thermal variance, with either nil or very small compromise in fault coverage.
Keywords :
benchmark testing; built-in self test; cooling; logic testing; particle swarm optimisation; power consumption; BIST; ISCAS´89; ITC´99; benchmark circuits; heat dissipation; heat generation; particle swarm optimization; power consumption; Built-in self-test; Circuit faults; Flip-flops; Logic gates; Polynomials; Power demand; HotSpot; LT-RTPG; Particle Swarm Optimization (PSO); Thermal-aware test;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design and Test (VDAT), 2015 19th International Symposium on
Conference_Location :
Ahmedabad
Print_ISBN :
978-1-4799-1742-6
Type :
conf
DOI :
10.1109/ISVDAT.2015.7208148
Filename :
7208148
Link To Document :
بازگشت