Title :
Non-ideality analysis of clock-jitter suppressing sampler for wideband ΣΔ analog-to-digital converters
Author :
Strak, Adam ; Tenhunen, Hannu
Author_Institution :
Lab. of Electron. & Comput. Syst., R. Inst. of Technol., Kista, Sweden
Abstract :
As CMOS processes evolve into smaller and smaller feature sizes, the ability to clock circuits at higher rates and the need of integrating analog and digital systems on a single chip arises. This makes it suitable to use a wideband ΣΔ Analog-to-Digital Converter (ADC), due to its high digital content and robustness against circuit imperfections, as part of a front end for a 3rd or 4th generation mobile communications system. One type of ΣΔ that would be appropriate for such an application is suggested by Rusu and Tenhunen (2002). However, wideband operation sets tough jitter constraints on the clock since the oversampling ratio (OSR) is lower than for traditional ΣΔ ADCs. Previously, we have proposed a sampling circuit topology which helps to reduce the effects of non-uniform sampling by averaging. This topology´s jitter suppressing properties are based on certain assumptions which, in reality, are non-ideal. This paper describes an analysis of those non-idealities and their impact on the topology´s jitter suppressing features on a circuit level.
Keywords :
CMOS integrated circuits; delay estimation; mixed analogue-digital integrated circuits; sigma-delta modulation; signal sampling; switched capacitor networks; timing jitter; CMOS processes; averaging; clock-jitter suppressing sampler; jitter constraints; mobile communications system front end; nonideality analysis; nonuniform sampling; oversampling ratio; sampling circuit topology; wideband ΣΔ ADCs; wideband analog-to-digital converters; Analog-digital conversion; CMOS process; Circuit topology; Clocks; Digital systems; Jitter; Mobile communication; Robustness; Sampling methods; Wideband;
Conference_Titel :
Radio Frequency Integrated Circuits (RFIC) Symposium, 2003 IEEE
Print_ISBN :
0-7803-7694-3
DOI :
10.1109/RFIC.2003.1214017