Title :
Design of Ultra Lowpower Full Adder Using Modified Branch Based Logic Style
Author :
Ramireddy, Gangadhar Reddy ; Ravindra, J.V.R. ; Kamatham, Harikrishna
Author_Institution :
Center for Adv. Res. Comput. Lab. (C-ARCL), Vardhaman Coll. of Eng., Hyderabad, India
Abstract :
In this paper a novel method has been proposed for the problem of repeating a transistor controlled by the same input in two parallel branches in Branch Based Logic- Pass Transistor Full Adder (BBL-PT FA). In BBL-PT FA carry block is designed by using branch based logic style and sum block is with pass transistor logic style. The modifications are done for carry block. Common transistor in parallel branches is taken out and kept one transistor for parallel branches. This method provides advantages of reduced number of transistors, decrease in die area of the design, and power dissipation. Designed circuits are simulated using spectre simulator in virtuoso tool provided by Cadence Design Systems Electronic Design Automation (EDA) tool. Simulations have been done using Generic Process Design Kits 180, 90, and 45 nanometer technology files with supply voltage of 1.8V, 1.2V, 1.1V respectively and operating frequency 500MHz. Simulation results show that the proposed solution gives better results.
Keywords :
adders; logic design; low-power electronics; Cadence Design Systems Electronic Design Automation; EDA tool; frequency 500 MHz; generic process design kits; modified branch based logic style; power dissipation; size 180 nm; size 45 nm; size 90 nm; spectre simulator; transistor full adder; transistor logic style; ultra lowpower full adder; virtuoso tool; voltage 1.1 V; voltage 1.2 V; voltage 1.8 V; Adders; CMOS integrated circuits; Delays; Logic gates; Power dissipation; Simulation; Transistors; Full Adder; Logic Style;
Conference_Titel :
Modelling Symposium (EMS), 2013 European
Conference_Location :
Manchester
Print_ISBN :
978-1-4799-2577-3
DOI :
10.1109/EMS.2013.116