DocumentCode :
1677858
Title :
10-b 100-MS/s Two-Channel Time-Interleaved Pipelined ADC
Author :
El-Sankary, K. ; Sawan, M.
Author_Institution :
Dept. of Electr. Eng., Montreal Univ., Que.
fYear :
2006
Firstpage :
217
Lastpage :
220
Abstract :
Two-channel, 10-bit, 100-MS/s, time-interleaved pipelined ADC designed and fabricated in 0.18 mum CMOS technology is presented. Static gain mismatch between the channels is compensated for by background correlation scheme based on voltage injection without affecting the ADC input range. Dynamic gain mismatch due to incomplete linear settling in the front-end S/Hs is reduced by applying skew-insensitive sampling in the first stage of every pipelined ADC channel. Power consumption and chip area are minimized by using four-input opamps sharing and comparators´ preamps sharing between each two consecutive stages. At sampling rate of 100 MS/s, this ADC achieves peak SNDR and SFDR of 57 dB and 69 dB respectively for a 3.99 MHz input signal, and consumes 75 mW from 1.8 V supply
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; operational amplifiers; preamplifiers; signal sampling; 0.18 micron; 1.8 V; 3.99 MHz; 75 mW; CMOS technology; background correlation scheme; comparator preamps sharing; dynamic gain mismatch; opamps sharing; pipelined ADC; skew-insensitive sampling; static gain mismatch; two-channel time-interleaved ADC; CMOS technology; Calibration; Capacitors; Choppers; Circuits; Dynamic range; Energy consumption; Laboratories; Sampling methods; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2006. CICC '06. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
1-4244-0075-9
Electronic_ISBN :
1-4244-0076-7
Type :
conf
DOI :
10.1109/CICC.2006.320914
Filename :
4114943
Link To Document :
بازگشت