DocumentCode :
1678353
Title :
Evaluation of switch schedulers for embedded systems
Author :
Serpanos, D.N. ; Moundrouidou, X. ; Gambrili, M.
Author_Institution :
Dept. of Electr. & Comput. Eng., Patras Univ., Greece
fYear :
2003
Firstpage :
541
Abstract :
We evaluate hardware and software implementations of a centralized and a distributed scheduler for embedded packet switches. The evaluation is performed for embedded system implementation, on a system that includes an FPGA and an embedded, on-chip processor. The results demonstrate that, in contrast to expectations, centralized schedulers provide better performance than distributed ones in hardware implementations. In software implementations for embedded processors, surprisingly, distributed schedulers achieve better performance, due to better management of the processor´s limited resources and simpler code.
Keywords :
electronic switching systems; embedded systems; field programmable gate arrays; packet switching; processor scheduling; queueing theory; centralized schedulers; distributed scheduler; embedded systems; hardware implementations; on-chip processor; packet switches; software implementations; switch schedulers; Embedded software; Embedded system; Field programmable gate arrays; Hardware; Packet switching; Performance evaluation; Processor scheduling; Software performance; Switches; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computers and Communication, 2003. (ISCC 2003). Proceedings. Eighth IEEE International Symposium on
ISSN :
1530-1346
Print_ISBN :
0-7695-1961-X
Type :
conf
DOI :
10.1109/ISCC.2003.1214175
Filename :
1214175
Link To Document :
بازگشت