Title :
Design and VLSI implementation of new hardware architectures for image filtering
Author :
Azizabadi, Mohsen ; Behrad, Alireza
Author_Institution :
Fac. of Eng., Shahed Univ., Tehran, Iran
Abstract :
Nowadays, hardware implementation of image and video processing algorithms is highly attractive. Needing to real-time processing makes hardware implementation of these algorithms inevitable. In most of image and video processing algorithms, pre-processing filters are the first and most important stage of the algorithm. In this paper, we propose new hardware architectures for the implementation of image filters including Gaussian, median and weighted median filters. The proposed architectures aim to optimize the filter implementation for speed and gate usage. The proposed architectures are implemented and synthesized in ASIC with 65 nm technology and different specification of the implementation such as maximum clock frequency and IC area are reported.
Keywords :
Gaussian noise; VLSI; application specific integrated circuits; image processing; median filters; optimisation; ASIC; Gaussian filter; IC area; VLSI implementation; filter optimization; hardware architecture design; image filtering; image processing algorithm; maximum clock frequency; video processing algorithm; weighted median filter; Filtering algorithms; Hardware; Maximum likelihood detection; Noise; Nonlinear filters; Software; ASIC implementation; Gaussian filter; Median filter; Real-time processing; Weighted Median filter; hardware architecture;
Conference_Titel :
Machine Vision and Image Processing (MVIP), 2013 8th Iranian Conference on
Conference_Location :
Zanjan
Print_ISBN :
978-1-4673-6182-8
DOI :
10.1109/IranianMVIP.2013.6779960