DocumentCode :
1679149
Title :
FEXT Crosstalk Cancellation for High-Speed Serial Link Design
Author :
Kin-Joe Sham ; Ahmadi, Mahmoud Reza ; Gerry Talbot, Shubha ; Harjani, Ramesh
Author_Institution :
Minnesota Univ., Minneapolis, MN
fYear :
2006
Firstpage :
405
Lastpage :
408
Abstract :
We have proposed and verified an efficient architecture for a high-speed I/O transceiver design that implements far-end crosstalk (FEXT) cancellation. In this design, TX pre-emphasis, used traditionally to reduce ISI, is combined with FEXT cancellation at the transmitter to remove crosstalk-induced jitter and interference. The architecture has been verified via simulation models based on channel measurement. A prototype implementation of a 12.8Gbps source-synchronous serial link transmitter has been developed in TSMC´s 0.18mum CMOS technology. The proposed design consists of three 12.8Gbps data lines that uses a half-rate PLL clock of 6.4GHz. The chip includes a PRBS generator to simplify multi-lane testing. Simulation results show that, even with a 2times reduction in line separation, FEXT cancellation can successfully reduce jitter by 51.2 %UI and widen the eye by 14.5%. The 2.5 times 1.5 mm2 core consumes 630mW per lane at 12.8Gbps with a 1.8V supply
Keywords :
clocks; crosstalk; interference suppression; phase locked loops; 0.18 micron; 1.8 V; 12.8 Gbit/s; 6.4 GHz; 630 mW; CMOS technology; FEXT; I/O transceiver; PLL clock; PRBS generator; crosstalk cancellation; high speed serial link design; multi lane testing; serial link transmitter; CMOS technology; Crosstalk; Interference cancellation; Intersymbol interference; Jitter; Prototypes; Semiconductor device measurement; Semiconductor device modeling; Transceivers; Transmitters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2006. CICC '06. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
1-4244-0075-9
Electronic_ISBN :
1-4244-0076-7
Type :
conf
DOI :
10.1109/CICC.2006.320971
Filename :
4114990
Link To Document :
بازگشت