DocumentCode :
1679243
Title :
Phase Mismatch Detection and Compensation for PLL/DLL Based Multi-Phase Clock Generator
Author :
Tan, Amber Han-Yuan ; Wei, Gu-Yeon
Author_Institution :
Div. of Eng. & Appl. Sci., Harvard Univ., Cambridge, MA
fYear :
2006
Firstpage :
417
Lastpage :
420
Abstract :
Device mismatch and systematic imbalances in the physical design can cause static phase mismatch in a PLL/DLL based multi-phase clock generator and degrade performance. This problem gets worse in deep sub-micron technologies. Interleaved transceiver architectures require precise clocking to maximize data rate and minimize bit errors. In this paper, a static phase mismatch compensation scheme for multiple sampling clocks is proposed and tested in an adaptive-bandwidth mixing PLL/DLL based multi-phase clock generator. The proposed charge pump compensator and power efficient phase-averaging network together reduce the static phase mismatch standard deviation by 37% when operating in DLL mode. A simple and robust duty-cycle correction circuit exhibits a small residual error of 0.65% across a wide range (36% to 49%) of input clock duty-cycle values
Keywords :
clocks; phase locked loops; transceivers; DLL; PLL; adaptive bandwidth mixing; interleaved transceiver; multi phase clock generator; phase mismatch; Charge pumps; Circuit testing; Clocks; Degradation; Error correction; Phase detection; Phase locked loops; Robustness; Sampling methods; Transceivers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2006. CICC '06. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
1-4244-0075-9
Electronic_ISBN :
1-4244-0076-7
Type :
conf
DOI :
10.1109/CICC.2006.320986
Filename :
4114993
Link To Document :
بازگشت