DocumentCode :
1682518
Title :
A Code Width Built-In-Self Test Circuit for 8-bit Pipelined ADC
Author :
Barua, Alok ; Tausiff, Md
Author_Institution :
Electr. Eng. Dept., Indian Inst. of Technol. Kharagpur, Kharagpur, India
fYear :
2011
Firstpage :
287
Lastpage :
291
Abstract :
This paper presents a novel built-in-self-test (BIST) scheme based on code-width and sample difference. The proposed BIST scheme is applied on 8-bit pipelined ADC (Analog to Digital Converter). An 8-bit pipelined ADC is designed. This pipelined ADC uses analog preprocessing to divide the input signal range into sub-intervals and amplification of a residue signal for further processing in the subsequent stages. The realization of the preprocessing stages has been implemented using switched-capacitor circuits. The proposed BIST scheme is verified by simulation of 8 bit pipelined ADC with arbitrary faults. The proposed method is alternative to histogram based analysis techniques to provide test time improvements. In addition to the measurement of DNL (Differential Non Linearity) and INL (Integral Non Linearity), non monotonic behavior and missing code fault have been detected.
Keywords :
analogue-digital conversion; built-in self test; BIST scheme; analog preprocessing; analog to digital converter; arbitrary faults; code width built-in-self test circuit; differential nonlinearity; histogram based analysis techniques; input signal range; integral nonlinearity; missing code fault; nonmonotonic behavior; pipelined ADC; residue signal amplification; switched-capacitor circuits; word length 8 bit; Built-in self-test; Circuit faults; Generators; Linearity; Radiation detectors; Registers; BIST; Code width; DNL; INL; Missing code fault; fault coverage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Systems Engineering (ICSEng), 2011 21st International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
978-1-4577-1078-0
Type :
conf
DOI :
10.1109/ICSEng.2011.58
Filename :
6041847
Link To Document :
بازگشت