DocumentCode :
1682938
Title :
Hardware Accelerator for Generating Primitive Polynomials over GF(3)
Author :
Borowik, Grzegorz ; Paszkiewicz, Andrzej
Author_Institution :
Inst. of Telecommun., Warsaw Univ. of Technol., Warsaw, Poland
fYear :
2011
Firstpage :
486
Lastpage :
487
Abstract :
The paper presents a hardware accelerator that could be used to generate irreducible primitive polynomials with coefficients over GF(3). The process of generating a primitive polynomial is done by replicating the other primitive polynomial which is fixed in the device. The implemented algorithm allows the unit to generate all possible primitive polynomials of the same degree as the stored polynomial. This approach allows us to extend the cryptographic power and capabilities of the existing cryptographic devices.
Keywords :
cryptography; polynomials; GF(3); cryptographic devices; cryptographic power; generating primitive polynomial; hardware accelerator; Encryption; Hardware; Information theory; Polynomials; Telecommunications; irreducible polynomial; linear feedback shift register; primitive polynomial; stream cipher; trinomial;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Systems Engineering (ICSEng), 2011 21st International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
978-1-4577-1078-0
Type :
conf
DOI :
10.1109/ICSEng.2011.99
Filename :
6041864
Link To Document :
بازگشت