Title :
Spur-Free Fractional-N PLL Utilizing Precision Frequency and Phase Selection
Author :
Bilhan, Erkan ; Ying, Feng ; Meiners, Jason M. ; Xiu, Liming
Author_Institution :
Texas Instruments Inc., Dallas, TX
Abstract :
An architecture for fractional-N frequency synthesis is presented. The proposed topology does not use the traditional method of obtaining the fractional division via an average of N and N+1 divided clock cycles. Instead, it uses the equally spaced phases provided from a ring oscillator that works as VCO to generate the fractional frequency. Therefore, the proposed architecture does not generate any spurs due to fractional frequency synthesis. As a result it provides better resolution for the fraction and avoids any compensation required for correction of the instantaneous jitter
Keywords :
frequency synthesizers; integrated circuit design; jitter; phase locked loops; fractional-N frequency synthesis; instantaneous jitter; phase locked loop; phase selection; precision frequency; ring oscillator; spur-free fractional-N PLL; Bandwidth; Circuit synthesis; Filters; Frequency conversion; Frequency synthesizers; Phase locked loops; Pulse generation; Signal generators; Signal synthesis; Voltage-controlled oscillators; PLL; Phase locked loop; delta; fractional-N; frequency; jitter; sigma; spur; spurs compensation; synthesizer;
Conference_Titel :
Design, Applications, Integration and Software, 2006 IEEE Dallas/CAS Workshop on
Conference_Location :
Richardson, TX
Print_ISBN :
1-4244-0670-6
Electronic_ISBN :
1-4244-0670-6
DOI :
10.1109/DCAS.2006.321053