DocumentCode :
1683242
Title :
Three-phase chip planning-an improved top-down chip planning strategy
Author :
Schurmann, B. ; Altmeyer, J. ; Zimmermann, G.
Author_Institution :
Kaiserlautern Univ., Germany
fYear :
1992
Firstpage :
598
Lastpage :
605
Abstract :
An improved top-down chip planning method that reduces the effects of differences of the estimated shapes in the floorplan and the final layouts are introduced. In a fully recursive approach, each cell is planned several times with different presumptions. Bottom-up adjustment steps use refined shape functions instead of rigid dimensions. Although such bottom-up adjustment steps were performed, the general direction is top-down. The convergence of the procedure can be ensured. The method is described in detail and some experimental results are provided. Several real large test designs (the largest example has nearly 300000 standard cells) have been performed with the PLAYOUT design system to compare the pure top-down approach with the new method.<>
Keywords :
circuit layout CAD; PLAYOUT design system; bottom-up adjustment; fully recursive approach; layouts; refined shape functions; three-phase chip planning; top-down chip planning strategy; Design automation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1992. ICCAD-92. Digest of Technical Papers., 1992 IEEE/ACM International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-3010-8
Type :
conf
DOI :
10.1109/ICCAD.1992.279306
Filename :
279306
Link To Document :
بازگشت