DocumentCode :
1683861
Title :
Millimeter-Wave Phase-Locked Loops for Terahertz transceiver using sub-harmonic injection locking
Author :
Bhagavatheeswaran, S. ; Banerjee, Biplab
Author_Institution :
Univ. of Texas at Dallas, Richardson, TX, USA
fYear :
2013
Firstpage :
289
Lastpage :
291
Abstract :
We propose a 100 GHz sub-harmonic injection locked oscillator (ILO) based Phase-Locked Loop (PLL) in CMOS for use in low power Millimeter-Wave (mm-Wave) and sub-Terahertz (THz) phased-array systems. PLL parameters for an imaging system are derived. Mixed-mode simulation to enhance simulation speed has been done with custom Verilog-A models for the PFD/CP/divider and circuit schematic of the ILO. PLL with a 2nd sub-harmonic ILO at 101 GHz driving a 50 Ω load is shown. Simulated using 1.1 V supply, the PLL phase noise is -76.5 dBc/Hz @ 1 MHz offset, frequency tuning range of ILO is 7 GHz, output power is -9.1 dBm at the load, and power consumption is 14.4 mW. The circuits are implemented in standard digital 65 nm CMOS, enabling high level of on-chip integration.
Keywords :
CMOS digital integrated circuits; circuit tuning; hardware description languages; injection locked oscillators; millimetre wave devices; phase locked loops; radio transceivers; voltage control; voltage dividers; voltage-controlled oscillators; CMOS; ILO-based PLL; PFD-CP-divider; PLL parameters; PLL phase noise; Verilog; circuit schematic; frequency 1 MHz; frequency 100 GHz; frequency 101 GHz; frequency 7 GHz; frequency tuning range; high level on-chip integration; imaging system; load consumption; millimeter-wave phase-locked loops; millimeter-wave phased-array systems; mixed-mode simulation; power 14.4 mW; power consumption; resistance 50 ohm; simulation speed; size 65 nm; standard digital CMOS; subharmonic ILO; subharmonic injection locked oscillator-based phase- locked loop; subharmonic injection locking; subterahertz phased-array systems; terahertz transceiver; voltage 1.1 V; CMOS integrated circuits; Capacitance; Injection-locked oscillators; Load modeling; Phase locked loops; Semiconductor device modeling; CMOS; Injection locked oscillators; Millimeter-wave; Phase locked loops; Phase noise; Voltage controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Radio and Wireless Symposium (RWS), 2013 IEEE
Conference_Location :
Austin, TX
ISSN :
2164-2958
Print_ISBN :
978-1-4673-2929-3
Electronic_ISBN :
2164-2958
Type :
conf
DOI :
10.1109/RWS.2013.6486717
Filename :
6486717
Link To Document :
بازگشت