DocumentCode :
1684213
Title :
Timing analysis in high-level synthesis
Author :
Kuehlmann, A. ; Bergamaschi, R.A.
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
fYear :
1992
Firstpage :
349
Lastpage :
354
Abstract :
A comprehensive timing model for behavioral-level specifications and algorithms for timing analysis in high-level synthesis is described. It is based on a timing network which models the data flow as well as the control flow in the behavioral input specification. The delay values for the network modules are created by invoking the same logic synthesis procedure applied after behavioral synthesis. The timing network is built only once for a given behavioral description. Several parameters are used to explore different scheduling possibilities as well as different optimization modes (area, delay), without changing the network. The use of the timing model in conjunction with a path-based scheduling algorithm is presented. Results for several benchmarks attested to the accuracy of this approach.<>
Keywords :
circuit analysis computing; delays; formal specification; logic CAD; scheduling; area; behavioral-level specifications; benchmarks; comprehensive timing model; control flow; data flow; delay; high-level synthesis; logic synthesis procedure; optimization modes; scheduling; timing network; Circuit simulation; Delay effects; Design automation; Scheduling; Software requirements and specifications;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1992. ICCAD-92. Digest of Technical Papers., 1992 IEEE/ACM International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-3010-8
Type :
conf
DOI :
10.1109/ICCAD.1992.279348
Filename :
279348
Link To Document :
بازگشت