DocumentCode :
1684760
Title :
Multi-frequency, multi-phase scan chain
Author :
Kim, Kee Sup ; Schultz, Ludwig
Author_Institution :
Microprocessor Products Group, Intel Corp., USA
fYear :
34608
Firstpage :
323
Lastpage :
330
Abstract :
The use multiple clocks presents an interesting problem to scan design. Traditionally, a separate scan chain has been provided for each clock, which results in longer than necessary scan operations due to unbalanced scan chain length. A set of methods that would allow mixing of memory elements clocked at different frequencies and phases in a single scan chain is presented and the proofs of the correct operation of the methods are given. If multiple scan chains are allowed, these methods make it possible to form scan chains of equivalent length for the savings in test application time and tester memory
Keywords :
automatic testing; boundary scan testing; clocks; design for testability; logic testing; synchronisation; memory elements; module splitting; multi-frequency multi-phase scan chain; multiple clocks; scan design; single scan chain; test application time; tester memory; unbalanced scan chain length; Circuit testing; Clocks; Communication system control; Design for testability; Frequency; Microprocessors; Monitoring; Pins; Pipelines; Process design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1994. Proceedings., International
Conference_Location :
Washington, DC
ISSN :
1089-3539
Print_ISBN :
0-7803-2103-0
Type :
conf
DOI :
10.1109/TEST.1994.527966
Filename :
527966
Link To Document :
بازگشت