Title :
The use of condition maps in the design and testing of power electronic circuits and devices
Author :
Bryant, A.T. ; Parker-Allotey, N.-A. ; Palmer, P.R.
Author_Institution :
Eng. Dept., Cambridge Univ., UK
Abstract :
This work presents a new technique for analyzing the conditions to which power semiconductor devices are subjected within practical inverters. A representative load cycle which defines the inverter conditions is used to estimate the switching conditions of the devices. Condition maps are generated, allowing the design and testing of the system to consider the more likely range of conditions. Estimates of temperature profiles can also be made to further improve the realism of such design. This promises to lead to the development of more realistic optimisation procedures.
Keywords :
invertors; optimisation; power semiconductor devices; semiconductor device testing; switching convertors; condition maps; device testing; devices switching conditions; inverters; load cycle; optimisation procedures; power electronic circuits; power semiconductor devices; temperature profile estimates; Circuit testing; Electronic equipment testing; Power electronics; Power semiconductor devices; Power semiconductor switches; Pulse width modulation; Pulse width modulation inverters; System testing; Temperature; Voltage;
Conference_Titel :
Industry Applications Conference, 2004. 39th IAS Annual Meeting. Conference Record of the 2004 IEEE
Print_ISBN :
0-7803-8486-5
DOI :
10.1109/IAS.2004.1348829