DocumentCode :
1685236
Title :
Timing distribution in VHDL behavioral models
Author :
Gadagkar, A.S. ; Armstrong, J.R.
Author_Institution :
Bradley Dept. of Electr. Eng., Virginia Polytech. Inst. & State Univ., Blacksburg, VA, USA
fYear :
1992
Firstpage :
82
Lastpage :
89
Abstract :
A CAD tool, TIMESPEC, developed for solving the timing distribution problem of allocating realistic delays to the internal primitives (RTL models) of a digital device by using the linear programming approach is described. The inconsistencies in the manufacturer´s specifications are also detected and corrected. TIMESPEC allows the use of embedded timing in behavioral VHDL models, and thus the end-to-end delays for all paths in the digital device are made available. An interface is provided with an X Windows based graphical tool, the Modeler´s Assistant, which allows enumeration of all the input-to-output paths in the device. Thus a CAD tool is made available to system or chip designers/modelers for building accurate and synthesizable VHDL models.<>
Keywords :
circuit CAD; delays; digital integrated circuits; graphical user interfaces; linear programming; specification languages; CAD tool; Modeler´s Assistant; RTL models; TIMESPEC; VHDL behavioral models; X Windows based graphical tool; delay allocation; digital device; embedded timing; end-to-end delays; input-to-output paths; internal primitives; linear programming; manufacturer´s specifications; timing distribution; Delay effects; Design automation; Digital integrated circuits; Graphical user interfaces; Linear programming; Specification languages;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1992. ICCAD-92. Digest of Technical Papers., 1992 IEEE/ACM International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-3010-8
Type :
conf
DOI :
10.1109/ICCAD.1992.279393
Filename :
279393
Link To Document :
بازگشت