Title : 
Parallel pipelined histogram architecture via C-slow retiming
         
        
            Author : 
Cadenas, J.O. ; Sherratt, R. ; Huerta, P. ; Wen-Chung Kao ; Megson, G.
         
        
        
        
        
            Abstract : 
A parallel pipelined array of cells suitable for realtime computation of histograms is proposed. The cell architecture builds on previous work to now allow operating on a stream of data at 1 pixel per clock cycle. This new cell is more suitable for interfacing to camera sensors or to microprocessors of 8-bit data buses which are common in consumer digital cameras. Arrays using the new proposed cells are obtained via C-slow retiming techniques and can be clocked at a 65% faster frequency than previous arrays. This achieves over 80% of the performance of two-pixel per clock cycle parallel pipelined arrays.
         
        
            Keywords : 
cameras; image processing; microprocessor chips; pipeline processing; statistical analysis; C-slow retiming technique; camera sensor; data bus; image analysis; microprocessor; parallel pipelined histogram architecture; Adders; Arrays; Clocks; Histograms; Registers; Sensors;
         
        
        
        
            Conference_Titel : 
Consumer Electronics (ICCE), 2013 IEEE International Conference on
         
        
            Conference_Location : 
Las Vegas, NV
         
        
        
            Print_ISBN : 
978-1-4673-1361-2
         
        
        
            DOI : 
10.1109/ICCE.2013.6486871