DocumentCode :
1688837
Title :
Accurate System Voltage and Timing Margin Simulation in CDR Based High Speed Designs
Author :
Lambrecht, Frank ; Lin, Qi ; Chang, Sam ; Oh, Dan ; Yuan, Chuck ; Stojanovic, Vladimir
Author_Institution :
Rambus Inc., Los Altos, CA
fYear :
2006
Firstpage :
171
Lastpage :
174
Abstract :
Accurate analysis of system timing and voltage margin at a target bit error rate across process, voltage, and temperature variations is required for high volume production of high speed systems. This in turn requires a statistical simulation framework to model the effectiveness of advanced signaling techniques such as transmitter equalization and receiver decision feedback. Furthermore, for data and telecommunication networking serial links, one must also carefully model the clock-data recovery circuits (CDR) and understand their impact on system voltage and timing margin. In this paper, we first present a stochastic simulation framework and describe a modeling methodology for CDR circuits. We then compare the simulation results based on CDR modeling to a simple method, which uses a quadrature sampling based timing recovery model. Finally, we correlate the simulation results to lab measurements to validate the proposed approach
Keywords :
circuit simulation; clocks; stochastic processes; synchronisation; CDR circuits; clock data recovery circuits; high speed designs; modeling methodology; quadrature sampling; stochastic simulation framework; system voltage; timing margin simulation; timing recovery model; Bit error rate; Circuit simulation; Clocks; Decision feedback equalizers; Production systems; Stochastic processes; Temperature; Timing; Transmitters; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Performance of Electronic Packaging, 2006 IEEE
Conference_Location :
Scottsdale, AZ
Print_ISBN :
1-4244-0668-4
Type :
conf
DOI :
10.1109/EPEP.2006.321220
Filename :
4115380
Link To Document :
بازگشت