Title :
Design and Performance Analysis of Dual Die Pentium® 4 Package
Author :
Sarangi, Ananda ; Suryakumar, Mahadevan
Author_Institution :
Intel Corp., Hillsboro, OR
Abstract :
The continued growth of power consumption has presented numerous packaging challenges for high performance processors. Even though voltage is a strong knob to reduce power, reducing voltage also reduces the maximum operating frequency (M. Suryakumar et al., 2006). Integrating more cores into the processor would result in better performance and power efficiency but this requires more memory accesses, driving a need for larger cache and high speed signaling, increasing package size and layer count. This paper discusses the design strategy for power delivery and compares performance of the dual die packages through measurements
Keywords :
integrated circuit design; integrated circuit packaging; microprocessor chips; design strategy; dual die Pentium 4 packages; high performance processors; power delivery; power efficiency; Assembly; Clocks; Electronics packaging; Frequency; Operating systems; Performance analysis; Registers; Silicon; Voltage; Yarn;
Conference_Titel :
Electrical Performance of Electronic Packaging, 2006 IEEE
Conference_Location :
Scottsdale, AZ
Print_ISBN :
1-4244-0668-4
DOI :
10.1109/EPEP.2006.321233