DocumentCode :
1689597
Title :
Run-time reconfigurable adaptive multilayer network-on-chip for FPGA-based systems
Author :
Hübner, Michael ; Braun, Lars ; Göhringer, Diana ; Becker, Jürgen
Author_Institution :
ITIV, Univ. Karlsruhe (TH), Karlsruhe
fYear :
2008
Firstpage :
1
Lastpage :
6
Abstract :
Since the 1990s reusable functional blocks, well known as IP-Cores, were integrated on one silicon die. These systems-on-chip (SoC) used a bus-based system for intermodule communication. Technology and flexibility issues forced to introduce a novel communication system called network-on-chip (NoC). Around 1999 this method was introduced and until then it is investigated by several research groups with the aim to connect different IP-Blocks through an effective, flexible and scalable communication network. Exploiting the flexibility of FPGAs, the run-time adaptivity through run-time reconfiguration, opens a new area of research by considering dynamic and partial reconfiguration. This paper presents an approach for exploiting dynamic and partial reconfiguration with Xilinx Virtex-II FPGAs for a multi-layer network-on-chip and the related techniques for adapting the network while run-time to the requirements of an application.
Keywords :
field programmable gate arrays; network-on-chip; Xilinx Virtex-II FPGA; bus-based system; intermodule communication; run-time reconfigurable adaptive multilayer network-on-chip; systems-on-chip; Adaptive systems; Application specific integrated circuits; Counting circuits; Field programmable gate arrays; Hardware; Network-on-a-chip; Nonhomogeneous media; Runtime; Silicon; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing, 2008. IPDPS 2008. IEEE International Symposium on
Conference_Location :
Miami, FL
ISSN :
1530-2075
Print_ISBN :
978-1-4244-1693-6
Electronic_ISBN :
1530-2075
Type :
conf
DOI :
10.1109/IPDPS.2008.4536504
Filename :
4536504
Link To Document :
بازگشت