Title :
A Layered Finite Element Method for High-Frequency Modeling of Large-Scale Three-Dimensional On-Chip Interconnect Structures
Author :
Jiao, Dan ; Chakravarty, Sumit ; Dai, Changhong
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN
Abstract :
This paper proposes a high-capacity electromagnetic solution, layered finite element method, for high-frequency modeling of large-scale 3D on-chip interconnect structures. In this method, first, the matrix system of the original 3D problem is reduced to that of 2D layers. Second, the matrix system of 2D layers is further reduced to that of a single layer. Third, an algorithm of logarithmic complexity is proposed to further speed up the analysis for periodic interconnect structures. The entire procedure is numerically rigorous without making any theoretical approximation. The computational complexity only involves solving a single layer irrespective of the original problem size. Hence, the proposed method is equipped with a high capacity to solve large-scale IC problems. The proposed method was used to simulate a set of large-scale interconnect structures that were fabricated on a test chip using conventional Si processing techniques. Excellent agreement with the measured data has been observed from DC to 50GHz
Keywords :
circuit complexity; finite element analysis; integrated circuit interconnections; integrated circuit modelling; computational complexity; finite element method; high-capacity electromagnetic solution; high-frequency modeling; large-scale 3D on-chip interconnect structures; logarithmic complexity; matrix system; periodic interconnect structures; Electronics packaging; Finite element methods; Large-scale systems; finite element method; interconnect; large-scale; on-chip;
Conference_Titel :
Electrical Performance of Electronic Packaging, 2006 IEEE
Conference_Location :
Scottsdale, AZ
Print_ISBN :
1-4244-0668-4
DOI :
10.1109/EPEP.2006.321164