DocumentCode :
1690599
Title :
A 937.5 ns multi-context holographic configuration with a 30.75 μs retention time
Author :
Nakajima, Mao ; Seto, Daisaku ; Watanabe, Minoru
Author_Institution :
Electr. & Electron. Eng., Shizuoka Univ., Shizuoka
fYear :
2008
Firstpage :
1
Lastpage :
6
Abstract :
Optically reconfigurable gate arrays (ORGAs) have been developed to realize a large virtual gate count by adding a holographic memory onto a programmable gate array VLSI. However, in ORGAs, although a large virtual gate count can be realized by exploiting the large capacity storage capability of a holographic memory, the actual gate count, which is the gate count of a programmable gate array VLSI, is still important to increase the instantaneous performance. Nevertheless, in previously proposed ORGA- VLSIs, the static configuration memory to store a single configuration context consumed a large implementation area of the ORGA-VLSIs and prevented the realization of large-gate-count ORGA-VLSIs. Therefore, to increase the gate density, a dynamic optically reconfigurable gate array (DORGA) architecture has been proposed. It uses the junction capacitance of photodiodes as dynamic memory, thereby obviating the static configuration memory. However, to date, although only a 1.83-1.89 ms single-context holographic configuration and a retention time of 3.49- 5.61 s of DORGA architecture have been confirmed, the performance at nanosecond-scale reconfiguration with a multi-context DORGA architecture has never been analyzed. Therefore, this paper presents the experimental result of a 937.5 ns multi-context holographic configuration and a 30.75 mus retention time of DORGA architecture. The advantages of this architecture are discussed in relation to the results of this study.
Keywords :
VLSI; holographic storage; logic arrays; DORGA; ORGA; VLSI; dynamic optically reconfigurable gate array; holographic memory; multicontext holographic configuration; nanosecond scale reconfiguration; optically reconfigurable gate arrays; programmable gate array; Capacitance; Clocks; Field programmable gate arrays; High speed optical techniques; Holographic optical components; Holography; Optical arrays; Optical devices; Photodiodes; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing, 2008. IPDPS 2008. IEEE International Symposium on
Conference_Location :
Miami, FL
ISSN :
1530-2075
Print_ISBN :
978-1-4244-1693-6
Electronic_ISBN :
1530-2075
Type :
conf
DOI :
10.1109/IPDPS.2008.4536539
Filename :
4536539
Link To Document :
بازگشت