DocumentCode :
169108
Title :
Design and Evaluation of Hierarchical Rings with Deflection Routing
Author :
Ausavarungnirun, Rachata ; Fallin, Chris ; Xiangyao Yu ; Chang, Kevin Kai-Wei ; Nazario, Greg ; Das, Ratan ; Loh, Gabriel H. ; Mutlu, Onur
fYear :
2014
fDate :
22-24 Oct. 2014
Firstpage :
230
Lastpage :
237
Abstract :
Hierarchical ring networks, which hierarchically connect multiple levels of rings, have been proposed in the past to improve the scalability of ring interconnects, but past hierarchical ring designs sacrifice some of the key benefits of rings by reintroducing more complex in-ring buffering and buffered flow control. Our goal in this paper is to design a new hierarchical ring interconnect that can maintain most of the simplicity of traditional ring designs (i.e., no in-ring buffering or buffered flow control) while achieving high scalability as more complex buffered hierarchical ring designs. To this end, we revisit the concept of a hierarchical-ring networkon-chip. Our design, called HiRD (Hierarchical Rings with Deflection), includes critical features that enable us to mostly maintain the simplicity of traditional simple ring topologies while providing higher energy efficiency and scalability. First, HiRD does not have any buffering or buffered flow control within individual rings, and requires only a small amount of buffering between the ring hierarchy levels. When inter-ring buffers are full, our design simply deflects flits so that they circle the ring and try again, which eliminates the need for in-ring buffering. Second, we introduce two simple mechanisms that together provide an end-to-end delivery guarantee within the entire network (despite any deflections that occur) without impacting the critical path or latency of the vast majority of network traffic. Our experimental evaluations on a wide variety of multiprogrammed and multithreaded workloads and synthetic traffic patterns show that HiRD attains equal or better performance at better energy efficiency than multiple versions of both a previous hierarchical ring design and a traditional single ring design. We also extensively analyze our design´s characteristics and injection and delivery guarantees. We conclude that HiRD can be a compelling design point that allows higher energy efficiency and scalabili- y while retaining the simplicity and appeal of conventional ring-based designs.
Keywords :
buffer circuits; integrated circuit interconnections; multi-threading; multiprocessor interconnection networks; network routing; network topology; network-on-chip; HiRD; buffered flow control; complex buffered hierarchical ring design; deflection routing; end-to-end delivery guarantee; energy efficiency; hierarchical ring interconnect; hierarchical ring network; hierarchical rings with deflection; hierarchical-ring network-on-chip; in-ring buffering; inter-ring buffer; multiprogrammed workload; multithreaded workload; ring hierarchy level; ring interconnects; ring topology; single ring design; synthetic traffic pattern; Bridges; Network topology; Pipelines; Registers; Routing; Scalability; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Architecture and High Performance Computing (SBAC-PAD), 2014 IEEE 26th International Symposium on
Conference_Location :
Jussieu
ISSN :
1550-6533
Type :
conf
DOI :
10.1109/SBAC-PAD.2014.31
Filename :
6970669
Link To Document :
بازگشت