DocumentCode :
1691409
Title :
Global False Coupling Interaction-Aware Hierarchical Timing Analysis
Author :
Liu, Xiaoxiao ; Wang, Jian ; Ma, Guangsheng ; Zhao, Yonghui
Author_Institution :
Coll. of Comput. Sci. & Technol., Harbin Eng. Univ.
fYear :
2006
Firstpage :
3
Lastpage :
6
Abstract :
Neighboring line switching can contribute to a large portion of the delay of a line for today´s deep submicron designs. A hierarchical design is unavoidable because of a huge circuit size. It is more important how we can consider hierarchically meaningful structure in circuit delay analysis. To improve accuracy of hierarchical timing analysis, in this paper we inject the notions of local false coupling interaction and global false coupling interaction, then propose a comprehensive approach that uses functional relations considering global false coupling interactions generated by connections between modules to identify valid coupling interaction. We present results on several benchmark circuits that show the value of considering the global false coupling interaction to reduce excessive conservatism during hierarchical timing analysis
Keywords :
VLSI; coupled circuits; delay circuits; integrated circuit design; VLSI; benchmark circuit; circuit delay analysis; global false coupling interaction; hierarchical timing analysis; line switching; local false coupling interaction; Accuracy; Capacitance; Circuit noise; Coupling circuits; Delay; Design engineering; Educational institutions; Information analysis; Switches; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Engineering and Systems, The 2006 International Conference on
Conference_Location :
Cairo
Print_ISBN :
1-4244-0271-9
Electronic_ISBN :
1-4244-0272-7
Type :
conf
DOI :
10.1109/ICCES.2006.320416
Filename :
4115476
Link To Document :
بازگشت