Title :
Interface Architecture Generation for IP Integration in SoC Design
Author :
Abbes, Fatma ; Abid, Mohamed ; Casseau, Emmanuel
Author_Institution :
CES Lab., ENIS Eng. Sch., Sfax
Abstract :
Designing component-based SoC (system on chip) has become a communication design problem. The reuse of intellectual property (IP) cores in multiprocessor SoC is facilitated by the concept of packaging and wrapping. In this paper, we present an approach to automate the integration process of hardware accelerators/coprocessors. This approach gives an interface modelling considering communication adaptation concepts/context throughout the integration steps. Graph formalism has been established to specify the interface considering the IP execution cycle accurate behaviour. This allows for automatic generation of interface architecture for simulation towards its synthesis. We illustrate the utility of the proposed framework that enables faster simulation times compared to existing methodologies which allow the designer to quickly evaluate alternative system implementations
Keywords :
formal specification; graph theory; logic CAD; system-on-chip; IP integration; SoC design; communication design problem; component-based system-on-chip; graph formalism; intellectual property cores; interface architecture generation; multiprocessor SoC; Assembly systems; Automata; Automatic control; Computer interfaces; Design engineering; Design methodology; Educational institutions; Hardware; Laboratories; Protocols;
Conference_Titel :
Computer Engineering and Systems, The 2006 International Conference on
Conference_Location :
Cairo
Print_ISBN :
1-4244-0271-9
Electronic_ISBN :
1-4244-0272-7
DOI :
10.1109/ICCES.2006.320427