Title : 
A Self-Routing Switch Fabric Architecture on a Chip
         
        
            Author : 
Jang, Ho-Rang ; Kim, Hyong S.
         
        
            Author_Institution : 
Electr. & Comput. Eng., Carnegie Mellon Univ., Pittsburgh, PA
         
        
        
        
        
            Abstract : 
We present a new switch fabric architecture on a chip for the next generation link speed. The advances in CMOS technologies and optical technologies have changed the design constraints of switch fabrics. The number of transistors on a chip is no longer a major issue in the switch fabric design. Processing speed and wire length have become critical as the link rate continues to increase dramatically. Noting these trends, we propose a new switch fabric that consists of switching elements in a regular tile structure. This regular structure leads to a highly pipelined and self-routing architecture. The results of the synthesized circuits show that a single chip can support 64 ports and 40 Gb/s data rate using current CMOS technologies.
         
        
            Keywords : 
integrated circuit design; network-on-chip; switched networks; crossbar switch; next generation link speed; self-routing switch fabric architecture; switch network; CMOS technology; Circuit synthesis; Delay; Fabrics; High speed optical techniques; Optical switches; Packet switching; Switching circuits; Transistors; Wire;
         
        
        
        
            Conference_Titel : 
Global Telecommunications Conference, 2008. IEEE GLOBECOM 2008. IEEE
         
        
            Conference_Location : 
New Orleans, LO
         
        
        
            Print_ISBN : 
978-1-4244-2324-8
         
        
        
            DOI : 
10.1109/GLOCOM.2008.ECP.1054