DocumentCode :
1691953
Title :
VLSI design of mixed radix FFT Processor for MIMO OFDM in wireless communications
Author :
Kirubanandasarathy, N. ; Karthikeyan, K. ; Hirunadanasikamani, K.T.
Author_Institution :
StPeter´´s Univ., Chennai, India
fYear :
2010
Firstpage :
98
Lastpage :
102
Abstract :
Orthogonal frequency division multiplexing (OFDM) is a popular method for high data rate wireless transmission. OFDM may be merged with antenna arrays at the transmitter and receiver to increase the diversity gain and/or to heighten the system capacity on time-variant and frequency-selective channels, resulting in a Multiple-Input Multiple-Output (MIMO) configuration. The IEEE 802.11n standard based on the MIMO OFDM system provides a very high data throughput from the original data rate of 54 Mb/s to the data rate in excess of 600 Mb/s, because the technique of the MIMO can increase the data rate by extending an OFDM-based system. However, the IEEE 802.11n standard also increases the computational and the hardware complexities greatly, compared with the current Wireless Local Area Network (WLAN) standards. It is a challenge to realize the physical layer of the MIMO OFDM system with minimal hardware complexity and power consumption especially the computational complexity in VLSI implementation. The Fast Fourier Transform / Inverse Fast Fourier Transform (FFT/IFFT) processor is one of the highest computationally complex modules in the physical layer of the IEEE 802.11n standard. However to improve the signal processing capability and to reduce the power consumption as well as the hardware cost of a FFT processor have become challenging targets. In this paper present a pipelined Fast Fourier Transform (FFT) / Inverse Fast Fourier Transform (IFFT) processor for the applications in a MIMO OFDM based IEEE 802.11n WLAN baseband processor is presented. High throughput, memory reduction, low power and complex multiplier reduction are achieved by using higher mixed radix FFT in MIMO-OFDM. The mixedradix 4/2 with bit reversal FFT architecture is proposed to design the prototype FFT/IFFT processor for MIMO-OFDM systems. The proposed processor with minimal hardware complexity reduces the power consumption.
Keywords :
MIMO communication; OFDM modulation; VLSI; digital arithmetic; fast Fourier transforms; integrated circuit design; microprocessor chips; telecommunication standards; wireless LAN; IEEE 802.11n standard; MIMO OFDM; VLSI design; diversity gain; frequency selective channels; inverse fast Fourier transform; mixed radix FFT processor; orthogonal frequency division multiplexing; system capacity; time-variant channels; wireless communications; wireless local area network; Artificial neural networks; Biographies; IEEE 802.11n Standard; MIMO; OFDM; Radio frequency; Robustness; FFT; IFFT; MIMO OFDM;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communication Control and Computing Technologies (ICCCCT), 2010 IEEE International Conference on
Conference_Location :
Ramanathapuram
Print_ISBN :
978-1-4244-7769-2
Type :
conf
DOI :
10.1109/ICCCCT.2010.5670535
Filename :
5670535
Link To Document :
بازگشت