Title : 
A high-speed, ROM-less DDFS for software defined radio system
         
        
            Author : 
Hatai, Indranil ; Chakrabarti, Indrajit
         
        
            Author_Institution : 
Dept. of Electron. & Electr. Commun. Eng., Indian Inst. of Technol., Kharagpur, India
         
        
        
        
        
            Abstract : 
A recent trend in the research of ROM-less DDFS architecture, which is endowed with high speed, low power and high SFDR features and will generate the sine or cosine waveforms within a broad frequency range. In this work one high-speed, low-power, and low-latency pipelined ROM-less DDFS has been proposed and implemented in Xilinx Virtex-II Pro FPGA. The proposed ROM-less DDFS design has 32 bit phase input and 16 bit amplitude resolution with maximum amplitude error of 1.5x10-4. The FPGA implementation of the proposed design has an SFDR of -94.3 dBc and maximum operation frequency of 276 MHz by consuming only 22 K gate and 1.05 mW/MHz power. The high speed of operation and low power makes the propose design suitable for the use in communication transceiver for the up and down conversion.
         
        
            Keywords : 
direct digital synthesis; field programmable gate arrays; radio transceivers; software radio; ROM-less DDFS; Xilinx Virtex-II Pro FPGA; communication transceiver; frequency 276 MHz; low-latency pipelined ROM-less DDFS; software defined radio system; Adders; Approximation methods; Logic gates; Silicon compounds; Direct Digital Frequency Synthesizer; FPGA; ROM-less architecture; Spurious Free Dynamic Range;
         
        
        
        
            Conference_Titel : 
Communication Control and Computing Technologies (ICCCCT), 2010 IEEE International Conference on
         
        
            Conference_Location : 
Ramanathapuram
         
        
            Print_ISBN : 
978-1-4244-7769-2
         
        
        
            DOI : 
10.1109/ICCCCT.2010.5670538