DocumentCode :
1694154
Title :
Mechanical effects of copper through-vias in a 3D die-stacked module
Author :
Tanaka, Naotaka ; Sato, Tomotoshi ; Yamaji, Yasuhiro ; Morifuji, Tadahiro ; Umemoto, Mitsuo ; Takahashi, Kenji
Author_Institution :
Tsukuba Res. Center, Assoc. of Super-Adv. Electron. Technol., Tsukuba, Japan
fYear :
2002
fDate :
6/24/1905 12:00:00 AM
Firstpage :
473
Lastpage :
479
Abstract :
Mechanical effects of copper through-vias formed in silicon dies in a three dimensional module, in which four bare-dies with copper through-vias are vertically stacked and electrically connected through the copper-vias and metal bumps, were numerically and experimentally studied. To examine the mechanical effects caused by the existence of the copper through-vias in a rigid silicon-chip, a series of stress analyses, related simple mechanical tests, and reliability tests were carried out. All these results show that the copper through-via has unique effects on the stress distribution caused by thermal mismatch and on the interconnection reliability in the 3D die-stacked module. In particular, it was found that the developed micro copper through-via is reliable because the stress distribution due to thermal load is close to the hydrostatic pressure condition, and enhances chip-to-chip interconnection reliability because the copper-via restrains the plastic deformation of a gold bump during temperature cycling.
Keywords :
copper; integrated circuit interconnections; integrated circuit metallisation; integrated circuit modelling; integrated circuit packaging; integrated circuit reliability; integrated circuit testing; internal stresses; mechanical testing; numerical analysis; plastic deformation; stress analysis; thermal stresses; 3D die-stacked module; Au; Cu; chip-to-chip interconnection reliability; copper through-vias; gold bump; hydrostatic pressure condition; interconnection reliability; mechanical effects; mechanical tests; metal bumps; plastic deformation restraint; reliability tests; rigid silicon-chip; stress analysis; stress distribution; temperature cycling; thermal load stress; thermal mismatch; vertically stacked electrically connected chips; Chemical vapor deposition; Copper; Etching; Fabrication; Insulation; Packaging; Silicon; Testing; Thermal stresses; Wafer bonding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 2002. Proceedings. 52nd
ISSN :
0569-5503
Print_ISBN :
0-7803-7430-4
Type :
conf
DOI :
10.1109/ECTC.2002.1008138
Filename :
1008138
Link To Document :
بازگشت