DocumentCode :
1696549
Title :
Reuse issues in SoC verification platform
Author :
Wang, Rui ; Zhan, Wenfa ; Jiang, Guisheng ; Gao, Minglun ; Zhang, Su
Author_Institution :
Inst. of VLSI Design, Hefei Univ. of Technol., China
Volume :
2
fYear :
2004
Firstpage :
685
Abstract :
As the VLSI design scale shrinks, traditional verification methods cannot satisfy the SoC verification request, because they do not provide the enough ability to check the function correctness and cannot ensure the product quality. Verification has become the bottleneck of integrated circuit design. A method of bus-based verification platform is presented and the reusability is improved greatly. Issues such as verification platform design, simulation pattern strategies and reuse, as well as IP standalone and SoC verification platforms are discussed. An analysis of the verification platform is performed from the perspective of the reuse across the design cycle, focusing on the IP standalone and the SoC verification platforms.
Keywords :
VLSI; circuit simulation; electronic engineering computing; formal verification; integrated circuit design; system-on-chip; IP standalone; SoC verification; VLSI design; bus-based verification platform; function correctness checking; integrated circuit design; product quality; reusability; simulation pattern strategies; verification methods; verification platform design; Circuit simulation; Costs; Design methodology; Educational institutions; Integrated circuit interconnections; Integrated circuit synthesis; Performance analysis; Protocols; System-on-a-chip; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Supported Cooperative Work in Design, 2004. Proceedings. The 8th International Conference on
Print_ISBN :
0-7803-7941-1
Type :
conf
DOI :
10.1109/CACWD.2004.1349277
Filename :
1349277
Link To Document :
بازگشت