DocumentCode :
1696847
Title :
Glitch Sensitivity and Defense of Quasi Delay-Insensitive Network-on-Chip Links
Author :
Bainbridge, W.J. ; Salisbury, S.J.
Author_Institution :
Silistix, Manchester
fYear :
2009
Firstpage :
35
Lastpage :
44
Abstract :
To the casual observer, glitches occurring in quasi delay-insensitive logic would appear to cause incorrect operation and render the circuits unusable. This paper presents an informal analysis of the effects of glitches occurring on the long interconnect wires connecting logical units of a network-on-chip (NoC) using quasi delay-insensitive (QDI) techniques. This is followed by the introduction and analysis of a set of techniques to reduce the likelihood and impact of such hazards affecting the circuit. Post layout area and performance impacts are presented for a 90 nm process.
Keywords :
integrated circuit interconnections; integrated logic circuits; network-on-chip; glitch sensitivity; interconnect wires; logical units; performance impacts; post layout area; quasidelay-insensitive network-on-chip links; size 90 nm; Asynchronous circuits; Delay effects; Electromagnetic coupling; Electromagnetic interference; Hazards; Integrated circuit interconnections; Logic circuits; Network-on-a-chip; Pipelines; Wires; Asynchronous; Delay Insensitive; Glitch; Hazard; Network-on-Chip; NoC; QDI;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asynchronous Circuits and Systems, 2009. ASYNC '09. 15th IEEE Symposium on
Conference_Location :
Chapel Hill, NC
ISSN :
1522-8681
Print_ISBN :
978-1-4244-3933-1
Type :
conf
DOI :
10.1109/ASYNC.2009.18
Filename :
5010334
Link To Document :
بازگشت