DocumentCode :
1697095
Title :
Characterization of Asynchronous Templates for Integration into Clocked CAD Flows
Author :
Stevens, Kenneth S. ; Xu, Yang ; Vij, Vikas
Author_Institution :
Electr. & Comput. Eng., Univ. of Utah, Salt Lake City, UT
fYear :
2009
Firstpage :
151
Lastpage :
161
Abstract :
Asynchronous circuit design can result in substantial benefits of reduced power, improved performance, and high modularity. However,asynchronous design styles are largely incompatible with clocked CAD,which has prevented wide-scale adoption. The key incompatibility istiming. Thus most commercial work relies on custom CAD or untimeddelay-insensitive design methodologies. This paper proposes a newmethodology, based on formal verification and relative timing, tocreate and prove correct necessary constraints to support asynchronousdesign with traditional clocked CAD. These constraints support timingdriving synthesis, place and route, and behavior and timing validationof fully asynchronous designs using traditional clocked CAD flows.This flow is demonstrated through a simple example pipeline in IBM´s 65 nm process showing the ability to retarget the design for improved power and performance.
Keywords :
asynchronous circuits; circuit CAD; clocks; timing circuits; asynchronous circuit design; asynchronous templates; clocked CAD flows; Asynchronous circuits; Circuit synthesis; Clocks; Delay; Design automation; Formal verification; Frequency; Pipelines; Protocols; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asynchronous Circuits and Systems, 2009. ASYNC '09. 15th IEEE Symposium on
Conference_Location :
Chapel Hill, NC
ISSN :
1522-8681
Print_ISBN :
978-1-4244-3933-1
Type :
conf
DOI :
10.1109/ASYNC.2009.26
Filename :
5010345
Link To Document :
بازگشت