Title :
FPGA Implementation of Wideband IQ Imbalance Correction in OFDM Receivers
Author :
Palipana, Rajitha Bandara ; Chung, Kah-Seng
Author_Institution :
Dept. of Electr. & Comput. Eng., Curtin Univ. of Technol., Perth, WA
Abstract :
This paper describes the implementation of a digital compensation scheme, called CSAD, for correcting the effects of wideband gain and phase imbalances in dual-branch OFDM receivers. The proposed scheme is implemented on a Xilinx Virtex-4 field programmable gate array (FPGA). The flexible architecture of the implementation makes it readily adaptable for different broadband applications, such as DVB-T/H, WLAN, and WiMAX. The proposed correction scheme is resilient against multipath fading and frequency offset. When applied to DVB-T, it is shown that an 11-bit arithmetic precision is sufficient to achieve the required BER of 2x10-4 at an SNR of 16.5 dB. Using this bit-precision, the implementation consumes 1686 Virtex-4 slices equivalent to about 42600 gates.
Keywords :
OFDM modulation; broadband networks; field programmable gate arrays; radio receivers; Xilinx Virtex-4 FPGA implementation; broadband application; digital compensation scheme; dual-branch OFDM receiver; field programmable gate arrays; frequency offset; in-phase quadrature signal; multipath fading; orthogonal frequency division multiplexing; wideband IQ imbalance correction; Application software; Bit error rate; Degradation; Digital video broadcasting; Field programmable gate arrays; Hardware; OFDM; Phase modulation; Receivers; Wideband;
Conference_Titel :
Circuits and Systems for Communications, 2008. ICCSC 2008. 4th IEEE International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-1707-0
Electronic_ISBN :
978-1-4244-1708-7
DOI :
10.1109/ICCSC.2008.146