DocumentCode :
1697358
Title :
Creating a power-aware structured ASIC
Author :
Taylor, R. Reed ; Schmit, H.
Author_Institution :
Dept. of ECE, Carnegie Mellon Univ., Pittsburgh, PA, USA
fYear :
2004
Firstpage :
74
Lastpage :
77
Abstract :
In an attempt to enable the cost-effective production of low and mid-volume application-specific chips, researchers have proposed a number of so-called structured ASIC architectures. These architectures represent a departure from traditional standard-cell-based ASIC designs in favor of techniques which present more physical and structural regularity. This paper presents circuits which provide power-performance flexibility in this regular, structured ASIC environment. These circuits, which employ gate sizing and voltage scaling for energy efficiency, enable delay-constrained power optimization to be performed for structured ASIC designs.
Keywords :
application specific integrated circuits; circuit optimisation; circuit simulation; delays; integrated circuit design; integrated circuit modelling; low-power electronics; cost-effective production; delay-constrained power optimization; energy efficiency; gate sizing; low-volume application-specific chips; mid-volume application-specific chips; physical regularity; power-aware structured ASIC; power-performance flexibility; standard-cell-based ASIC designs; structural regularity; structured ASIC architectures; voltage scaling; Application specific integrated circuits; Computer architecture; Design optimization; Field programmable gate arrays; Flexible printed circuits; Logic arrays; Logic design; Manufacturing processes; Production; Programmable logic arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 2004. ISLPED '04. Proceedings of the 2004 International Symposium on
Print_ISBN :
1-58113-929-2
Type :
conf
DOI :
10.1109/LPE.2004.1349312
Filename :
1349312
Link To Document :
بازگشت