DocumentCode :
1697450
Title :
A comparison between single versus dual spindle saw processes for copper metallized wafers
Author :
Gerber, Mark ; Arguello, Noel
Author_Institution :
Semicond. Products Sector, Motorola Inc., Austin, TX, USA
fYear :
2002
fDate :
6/24/1905 12:00:00 AM
Firstpage :
1167
Lastpage :
1171
Abstract :
Earlier studies have shown significant differences in backside silicon chipout between aluminum and copper metallized wafers when sawn with a single spindle saw. These earlier studies focused on the results of two designs of experiments to understand the key process parameters and their interactions in order to optimize the wafer saw process. This study was driven by a number of qualification failures that were observed in high temperature operational life (HTOL) on a 3 metal layer copper CMOS device. The failure analysis of these units showed top side silicon cracks that originated from the backside edge of the die where silicon chipouts as large as 4 mil were observed. To reduce the severity of the backside chipouts, key process parameters were optimized for a single spindle wafers saw machine. Newer process technologies have emerged since this study and five to six metal layers of copper are now the development focus. This paper compares the processes for sawing 5 metal layer copper wafers with a single and dual spindle wafer saw and also compares the results with the 3 metal layer copper metallized wafers. The previous work focused on optimization for a single spindle process and data from another earlier study suggests that a double pass saw, where the top metal is cut on the first pass followed by a final cut on the second pass, may provide even further reduced backside silicon chipout. To reduce the cycle time of this approach, a dual spindle saw process was chosen in which the cycle time is similar to a single pass approach.
Keywords :
CMOS integrated circuits; copper; cracks; cutting; design of experiments; failure analysis; integrated circuit interconnections; integrated circuit metallisation; integrated circuit reliability; machining; 4 mil; Cu-SiO2-Si; Si; aluminum metallized wafers; backside silicon chipout; copper metallized wafers; design of experiments; double pass saw process; dual spindle saw processes; failure analysis; five-metal layer copper wafers; high temperature operational life; metal layers; process cycle time; process parameters; process parameters optimization; process technologies; qualification failures; single spindle saw processes; three-metal layer copper CMOS device; top side silicon cracks; wafer saw process; Aluminum; Assembly; Copper; Design optimization; Failure analysis; Metallization; Qualifications; Silicon; Surface acoustic waves; Temperature;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 2002. Proceedings. 52nd
ISSN :
0569-5503
Print_ISBN :
0-7803-7430-4
Type :
conf
DOI :
10.1109/ECTC.2002.1008253
Filename :
1008253
Link To Document :
بازگشت