Title :
The effect of via size on fine pitch and high density solder bumps for wafer level packaging
Author :
Ju, Chul-Won ; Kim, Seong-Jin ; Pack, Kyu-Ha ; Lee, Hee-Tae ; Hyun, Young-Chul ; Park, Seong-Su
Author_Institution :
Micro-Electron. Technol. Lab., Electron. & Telecommun. Res. Inst., Taejon, South Korea
fDate :
6/24/1905 12:00:00 AM
Abstract :
This study investigated how the shapes of high density electroplated bump and reflowed bumps depend on via size. The solder bump was fabricated by subsequent processes as follows. After sputtering a Ti/Cu seed layer on a 5-inch Si-wafer, a thick photoresist for via formation was obtained by multi-coating, and vias with various diameters were defined by a conventional photolithography technique using a contact aligner with an I-line source. After via formation, eutectic solder bumps were electroplated. After reflow, the reflowed bump diameters at the bottom were unchanged compared with the electroplated diameters. The electroplated bump and reflowed bump shapes, however, depended significantly on the via size. The heights of the electroplated bumps and reflowed bumps increased with a larger via, while the aspect ratio of bumps decreased. To obtain high density bumps, the bump pitch was decreased so that the nearest bumps touched. The touching between the nearest bumps occurred during the over-plating procedure but not during the reflowing procedure because the mushroom diameter formed by over-plating was larger than the reflowed bump diameter. This study demonstrated that an arrangement in zig-zag rows is effective in realizing flip chip interconnect bumps with both a high density and high aspect ratio.
Keywords :
chip scale packaging; electroplated coatings; fine-pitch technology; flip-chip devices; reflow soldering; 5 inch; Si; Si wafer; Ti-Cu; aspect ratio; electroplated bump shape; eutectic solder bump; fine pitch technology; flip-chip interconnect; high density solder bump; multi-coating; over-plating; photolithography; photoresist; reflowed bump shape; sputtered Ti/Cu seed layer; via size; wafer level packaging; zig-zag structure; Chip scale packaging; Copper; Costs; Current density; Electronics packaging; Flip chip; Resists; Shape; Sputtering; Wafer scale integration;
Conference_Titel :
Electronic Components and Technology Conference, 2002. Proceedings. 52nd
Print_ISBN :
0-7803-7430-4
DOI :
10.1109/ECTC.2002.1008255