Title :
Multiple-Valued Reconfigurable VLSI Processor Based on Superposition of Data and Control Signals
Author :
Okada, Nobuaki ; Kameyama, Michitaka
Author_Institution :
Grad. Sch. of Inf. Sci., Tohoku Univ., Sendai
Abstract :
A multiple-valued reconfigurable VLSI useful for improving the utilization ratio of hardware resources is proposed. Hybrid architecture based on wired programming and dynamic data-path control can be effectively employed for high utilization ratio of hardware resources with small overhead of additional hardware resources. A 2-to-1 multiplexer is provided in each cell. Accordingly, distributed control can be realized simply, so that interconnections between arithmetic logic modules and controllers become very short. Moreover, superposition of data and control signals is introduced to reduce not only complexity of interconnections but also switch block area.
Keywords :
VLSI; multiplexing; multivalued logic; reconfigurable architectures; 2-to-1 multiplexer; VLSI processor; arithmetic logic controllers; arithmetic logic modules; multiple-valued logic; Signal processing; Very large scale integration; Digit-serial architecture; Direct allocation; FPGA; Multiple-valued current-mode logic;
Conference_Titel :
Multiple-Valued Logic, 2009. ISMVL '09. 39th International Symposium on
Conference_Location :
Naha, Okinawa
Print_ISBN :
978-1-4244-3841-9
Electronic_ISBN :
0195-623X
DOI :
10.1109/ISMVL.2009.62