Title :
A counter-based SR forward converter with standby power reduction considered
Author :
Hwu, K.I. ; Yau, Y.T.
Author_Institution :
Dept. of Electr. Eng., National Taipei Univ. of Technol., Taiwan
Abstract :
In this paper, a field programmable gate arrays (FPGA) technique applied to a forward converter with synchronous rectification (SR) is utilized to design a pulse-width-modulation (PWM) proportional-integral-derivative (PID) controller, along with protection peripherals. With only one comparator and without any analog-to-digital converter (ADC), the information on the feedback output voltage is entirely obtained according to a counter. In the continuous current mode (CCM), the next duty cycle is determined by the present duty cycle, and in the discontinuous current mode (DCM) used to reduce power dissipated at light load, the next duty cycle is also decided by the present duty cycle but with some modifications which reduce the effect of variations on the calculated duty cycle. In this paper, the detailed operation of this control topology is illustrated, along with some experimental results to verify its effectiveness.
Keywords :
analogue-digital conversion; field programmable gate arrays; power convertors; pulse width modulation; rectifying circuits; three-term control; ADC; FPGA; PWM; analog-to-digital converter; comparator; continuous current mode; discontinuous current mode; feedback output voltage; field programmable gate arrays; proportional-integral-derivative controller; protection peripherals; pulse-width-modulation; standby power reduction; synchronous rectification forward converter; Analog-digital conversion; Field programmable analog arrays; Field programmable gate arrays; Pi control; Proportional control; Protection; Pulse width modulation; Pulse width modulation converters; Strontium; Three-term control;
Conference_Titel :
Applied Power Electronics Conference and Exposition, 2006. APEC '06. Twenty-First Annual IEEE
Print_ISBN :
0-7803-9547-6
DOI :
10.1109/APEC.2006.1620681