Title :
Eliminating voltage emergencies via microarchitectural voltage control feedback and dynamic optimization
Author :
Hazelwood, Kim ; Brooks, David
Author_Institution :
Div. of Eng. & Appl. Sci., Harvard Univ., Cambridge, MA, USA
Abstract :
Microprocessor designers use techniques such as clock gating to reduce power dissipation. An unfortunate side-effect of these techniques is the processor current fluctuations that stress the power-delivery network. Recent research has focused on hardware-only mechanisms to detect and eliminate these fluctuations. While the solutions have been effective at avoiding operating-range violations, they have done so at a performance penalty to the executing program. Compilers are well equipped to rearrange instructions such that current fluctuations are less dramatic, with minimal performance implications. Furthermore, a dynamic optimizer can eliminate the problem at run time, avoiding the difficult task of statically predicting voltage emergencies. This paper proposes complementing existing hardware solutions with additional run-time software to address problematic code sequences that cause recurring voltage swings. Our proposal extends existing hardware techniques to additionally provide feedback to a dynamic optimizer, which can provide a long-term solution, often without impacting the performance of the executing application. We found that recurring voltage fluctuations do exist in the SPEC2000 benchmarks, and that given very little information from the hardware, a dynamic optimizer can locate and correct many of the recurring voltage emergencies.
Keywords :
circuit feedback; circuit optimisation; current fluctuations; firmware; hardware-software codesign; integrated circuit design; low-power electronics; microprocessor chips; power supply circuits; program compilers; voltage control; SPEC2000 benchmarks; clock gating; code sequences; compilers; dynamic optimization; dynamic optimizer; dynamic optimizer feedback techniques; executing application performance; executing program performance penalty; hardware-only mechanisms; hardware-software co-design; microarchitectural voltage control feedback; microprocessor design; operating-range violations; performance implications; power dissipation; power-delivery network stress; processor current fluctuations; rearranged instructions; recurring voltage swings; run time; run-time software; voltage emergencies; Clocks; Feedback; Fluctuations; Hardware; Microarchitecture; Microprocessors; Power dissipation; Runtime; Stress; Voltage control;
Conference_Titel :
Low Power Electronics and Design, 2004. ISLPED '04. Proceedings of the 2004 International Symposium on
Print_ISBN :
1-58113-929-2
DOI :
10.1109/LPE.2004.1349360