DocumentCode :
1698713
Title :
Quaternary Addition Circuits Based on SUSLOC Voltage-Mode Cells and Modeling with SystemVerilog©
Author :
Datla, Satyendra R. ; Thornton, Mitchell A. ; Hendrix, Luther ; Henderson, Dave
Author_Institution :
Texas Instrum., Dallas, TX
fYear :
2009
Firstpage :
256
Lastpage :
261
Abstract :
Multiple valued logic (MVL) has been gaining popularity and practical applications. In addition to the standard MVL benefits, quaternary logic offers the benefit of easy interfacing to binary logic due to the fact that the radix 4 = 22 allows for simple encoding/decoding circuits. Quaternary cells based on the Supplementary Symmetrical Logic Circuit Structure (SUSLOC) are modeled and used for our adder circuit structures. Several different adder configurations are designed and modeled using the basic quaternary gates and are modeled with the SystemVerilog modeling language. Different adder configurations are compared for their size and estimated logic depth for area and performance estimation and compared with their binary counterparts.
Keywords :
adders; decoding; encoding; network synthesis; SUSLOC voltage-mode cells; SystemVerilog modeling language; adder circuit structures; basic quaternary gates; binary logic; encoding-decoding circuits; quaternary addition circuits; supplementary symmetrical logic circuit structure; Adders; CMOS logic circuits; Circuit simulation; Energy consumption; Logic circuits; Logic design; Multivalued logic; Power system modeling; Switching circuits; Voltage; Quaternary; SUSLOC; Voltage-mode circuit; addition circuit;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic, 2009. ISMVL '09. 39th International Symposium on
Conference_Location :
Naha, Okinawa
ISSN :
0195-623X
Print_ISBN :
978-1-4244-3841-9
Electronic_ISBN :
0195-623X
Type :
conf
DOI :
10.1109/ISMVL.2009.66
Filename :
5010409
Link To Document :
بازگشت