DocumentCode :
1700253
Title :
Memory efficient list based Hough transform for programmable digital signal processors with on-chip caches
Author :
Kneip, Johannes ; Pirsch, Peter
Author_Institution :
Lab. fur Informationtechnol., Hannover Univ., Germany
fYear :
1996
Firstpage :
191
Lastpage :
194
Abstract :
A memory efficient implementation of the generalized Hough transform for line detection is presented. By using list based processing instead of a direct transform into Hough space and histogramming as the final evaluation step, a reduction of the required memory size by a factor greater than 5 is achieved for standard image parameters. Because the accessed data structures are fairly small and a high spatial locality is achieved, the implementation is especially suited for DSPs with on-chip caches. The scalar and parallel implementation of the list based transform is shown and performance results based on simulations are presented
Keywords :
Hough transforms; cache storage; data structures; digital signal processing chips; edge detection; list processing; object detection; object recognition; parallel processing; DSP; Hough space; data structures; high spatial locality; line detection; list based Hough transform; list based processing; memory size reduction; object recognition; on-chip caches; parallel implementation; performance results; programmable digital signal processors; scalar implementation; simulations; standard image parameters; Arithmetic; Automation; Data structures; Digital signal processing; Digital signal processors; Filters; Image edge detection; Laboratories; Object recognition; Transforms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital Signal Processing Workshop Proceedings, 1996., IEEE
Conference_Location :
Loen
Print_ISBN :
0-7803-3629-1
Type :
conf
DOI :
10.1109/DSPWS.1996.555493
Filename :
555493
Link To Document :
بازگشت