Title :
Single Event Upset In CMOS Static Ram And Latches
Author :
Axness, C.L. ; Weaver, H.T. ; Giddings, A.E. ; Shafer, B.D.
Abstract :
Single event upset (SEU) susceptibility due to high-energy ion hits on static RAM (SRAM) cells and various latch designs is evaluated using the two-dimensional circuit/transport SIFCOD code. Typical simulations involve as many as seven transistors, simultaneously solved using finite difference techniques on a high speed computer. Areas of SEU-susceptibility are identified on both the SRAM and latch designs. Experimental agreement for SRAM is achieved only with a parameter adjustment due to a 2D-3D effect. This parameter does not scale with device size as expected from physical models.
Keywords :
Circuit simulation; Clocks; Computational modeling; Computer simulation; Latches; Logic circuits; Random access memory; Read-write memory; Resistors; Single event upset;
Conference_Titel :
Numerical Analysis of Semiconductor Devices and Integrated Circuits, 1987. NASECODE V. Proceedings of the Fifth International Conference on the
Conference_Location :
Dublin, Ireland
Print_ISBN :
0-906783-72-0
DOI :
10.1109/NASCOD.1987.721132